Visible to Intel only — GUID: hgm1724695184442
Ixiasoft
2.1. FPGA Simulation Essential Elements
2.2. Overview of Simulation Tool Flow
2.3. Simulation Tool Flow
2.4. Supported Hardware Description Languages
2.5. Supported Simulation Types
2.6. Supported Simulators
2.7. Automating Simulation with the Run Simulation Feature
2.8. Using Precompiled Simulation Libraries
2.7.3.1. Specifying Required Simulation Settings for Run Simulation (Batch Mode)
2.7.3.2. Optional Simulation Settings for Run Simulation (Batch Mode)
2.7.3.3. Launching Simulation with the Run Simulation Feature
2.7.3.4. Running RTL Simulation using Run Simulation
2.7.3.5. Output Directories and Files for Run Simulation
3.1. Types of Questa*-Intel® FPGA Edition Commands
3.2. Commands to Invoke Questa*-Intel® FPGA Edition
3.3. Commands to Compile, Elaborate, and Simulate
3.4. Why You Should Only Use Precompiled Questa Intel FPGA Edition Libraries
3.5. Generating a msim_setup.tcl Simulation Script for RTL Simulation
3.6. Using the Qrun Flow
3.7. Performing RTL Simulation with Questa*-Intel® FPGA Edition
3.8. Performing Gate-Level Simulation with Questa*-Intel® FPGA Edition
3.3.1.1. Compilation Example 1: Compile File foo.sv into a Logical Library
3.3.1.2. Compilation Example 2: Compile File design1.sv to Default Library (work)
3.3.1.3. Compilation Example 3: Compile All .sv Files into Logical Library foo
3.3.1.4. Compilation Example 4: Compile File foo.sv into Work with Verilog Macro FAST Set to 1
3.3.1.5. Compilation Example 5: File my_pkg.sv Defines SystemVerilog Package my_pkg and File foo.sv Imports my_pkg
3.3.1.6. Compilation Example 6: File my_pkg.sv Defines Systemverilog Package my_pkg and File foo.sv Imports my_pkg
3.3.4.1. Simulation Example 1: Run Simulation Until the End, while Capturing Waveforms of All Top-Level Signals in the Testbench
3.3.4.2. Simulation Example 2: Run Simulation for 30 Milliseconds, while Capturing Waveforms of All Top-Level Signals in the Hierarchy
3.3.4.3. Simulation Example 3: Run Simulation Until the End, while Capturing Waveforms of Top-Level Design Instance
3.8.1. Post-Synthesis and Post-Fit Netlists for Simulation
3.8.2. Files Required for Gate-Level Simulation
3.8.3. Step 1: Generate Gate-Level Netlists for Simulation
3.8.4. Step 2: Identify Simulation Files and Compilation Options for Gate-Level Simulation
3.8.5. Step 3: Determine Elaboration Options for Gate-Level Simulation
3.8.6. Step 4: Assemble and Run the Gate-Level Simulation Script
Visible to Intel only — GUID: hgm1724695184442
Ixiasoft
2.8.2. Implementing Precompiled Simulation Libraries
You can implement use of the precompiled simulation libraries by mapping the precompiled library files in the Simulation Flow Settings GUI, or by modifying the simulator setup script files directly.
Implementing Precompiled Simulation Libraries in the GUI
- In the Quartus® Prime Pro Edition software, click Assignments > Settings > EDA Tool Settings > Simulation > Simulation Flow Settings.
- Click the User precompiled simulation library mapping file option for your simulator and specify the precompiled simulation mapping file path in the Setting column.
Figure 13. User Precompiled Simulation Library Mapping File Setting
Table 13. Precompiled Library Files to Add by Simulator Simulator Precompiled Library File to Add Xcelium cds.lib Riviera-PRO library.cfg QuestaSim modelsim.ini VCS synopsys_sim.setup - Click the Start Compilation button to perform one-time compilation of the device libraries. Subsequent compiles do not recompile these libraries.
- To run the simulation, refer to Run RTL Simulation using Run Simulation in Batch Mode.
Implementing Precompiled Simulation Libraries by Modifying Simulator Setup Script
The simulation setup scripts that the Quartus® Prime Pro Edition software now generates include the PRECOMP_DEVICE_LIB_FILE variable. This variable can hold different values, depending on your target simulator. You can specify the path for the precompiled simulation library file to reuse the precompiled library, rather than recompiling the device library each time.
- In a text editor, open the generated simulator setup script for your target simulator.
- In the simulator setup script, locate the PRECOMP_DEVICE_LIB_FILE variable.
- Specify the appropriate PRECOMP_DEVICE_LIB_FILE value for your target simulator:
Table 14. Simulator Setup Script and Precompile Simulation Option Simulator Setup Script Simulation Option Xcelium xcelium_setup.sh PRECOMP_DEVICE_LIB_FILE="<path ./cds.lib>" Riviera-PRO rivierapro_setup.tcl if ![info exists PRECOMP_DEVICE_LIB_FILE] { set PRECOMP_DEVICE_LIB_FILE "<path ./library.cfg>" } QuestaSim msim_setup.tcl if ![info exists PRECOMP_DEVICE_LIB_FILE] { set PRECOMP_DEVICE_LIB_FILE "<path ./modelsim.ini>" } VCS vcsmx_setup.sh PRECOMP_DEVICE_LIB_FILE="<path ./synopsys_sim.setup>" - Save the updated simulator setup script file. Subsequent compiles do not recompile these libraries.
- Run the simulation setup script.