1. F-Tile JESD204B IP Quick Reference
2. About the F-Tile JESD204B Intel® FPGA IP
3. Getting Started
4. F-Tile JESD204B IP Functional Description
5. F-Tile JESD204B IP Deterministic Latency Implementation Guidelines
6. F-Tile JESD204B IP Debug Guidelines
7. F-Tile JESD204B Intel FPGA IP User Guide Archives
8. Document Revision History for the F-Tile JESD204B Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP Cores
3.2. Installing and Licensing Intel® FPGA IP Cores
3.3. Intel® FPGA IP Evaluation Mode
3.4. Upgrading IP Cores
3.5. IP Catalog and Parameter Editor
3.6. Design Walkthrough
3.7. F-Tile JESD204B IP Design Considerations
3.8. F-Tile JESD204B Intel® FPGA IP Parameters
3.9. F-Tile JESD204B IP Component Files
4.7. Registers
The Avalon® Memory-Mapped Interface Responder interface for the JESD204B supports 0 cycle write transaction and 1 cycle read transaction. There is no support for wait-state feature (the avs_waitrequest signal is tied to 0). It does not support byte enable so all transactions are based on 32-bit width field. The interface does not support burst transaction and variable latency.
Each write transfer has a writeWaitTime of 0 cycle while a read transfer has a readWaitTime of 1 cycle and readLatency of 1 cycle.
JESD204B TX registers residing in 1 reset domain and JESD204B RX registers residing in another reset domain. JESD204B TX/RX only decodes 8-bit addressing (byte addressing) with address range up to 0xFFh (256 Byte).