Agilex™ 7 LVDS SERDES User Guide: F-Series and I-Series
                    
                        ID
                        721819
                    
                
                
                    Date
                    9/05/2024
                
                
                    Public
                
            
                
                    
                        1. Agilex™ 7 F-Series and I-Series LVDS SERDES Overview
                    
                    
                
                    
                        2. Agilex™ 7 F-Series and I-Series LVDS SERDES Architecture
                    
                    
                
                    
                        3. Agilex™ 7 F-Series and I-Series LVDS SERDES Transmitter
                    
                    
                
                    
                        4. Agilex™ 7 F-Series and I-Series LVDS SERDES Receiver
                    
                    
                
                    
                        5. Agilex™ 7 F-Series and I-Series High-Speed LVDS I/O Implementation Guide
                    
                    
                
                    
                        6. Agilex™ 7 F-Series and I-Series LVDS SERDES Timing
                    
                    
                
                    
                        7. LVDS SERDES Intel® FPGA IP Design Examples
                    
                    
                
                    
                        8. Agilex™ 7 F-Series and I-Series LVDS SERDES Design Guidelines
                    
                    
                
                    
                    
                        9. Agilex™ 7 F-Series and I-Series LVDS SERDES Troubleshooting Guidelines
                    
                
                    
                    
                        10. Documentation Related to the Agilex™ 7 LVDS SERDES User Guide: F-Series and I-Series
                    
                
                    
                    
                        11. Document Revision History for the Agilex™ 7 LVDS SERDES User Guide: F-Series and I-Series
                    
                
            
        3.4. Clocking the Differential Transmitters
 The I/O PLL generates the fast_clock and load_enable signals. 
  
 
  - The fast_clock signal clocks the load and shift registers, and runs at the serial data rate.
 - The system derives the load_enable signal from the serialization factor setting. You can statically set the serialization factor from ×3 to ×10 using the LVDS SERDES Intel® FPGA IP parameter editor.
 
You can configure any F-Series and I-Series LVDS SERDES transmitter data channel to generate a source-synchronous transmitter clock output. This allows placement of the output clock near the data outputs to simplify board layout and reduce clock-to-data skew.
   Figure 7. Transmitter in Clock Output
    
    
     
     
    
 
    
  
 
  Different applications often require specific clock-to-data alignments or specific data-rate-to-clock-rate factors. You can specify these settings statically in the LVDS SERDES Intel® FPGA IP parameter editor:
- The transmitter can output a clock signal at the same rate as the data with a maximum output clock frequency supported by the device speed grade.
 - You can divide the output clock by a factor of 1, 2, 4, 6, 8, or 10, depending on the serialization factor.
 - You can set the phase of the clock in relation to the data at 0° (edge-aligned) or 180° (center-aligned). The I/O PLLs provide additional support for other phase shifts in 45° increments.