Agilex™ 7 LVDS SERDES User Guide: F-Series and I-Series
                    
                        ID
                        721819
                    
                
                
                    Date
                    9/05/2024
                
                
                    Public
                
            
                
                    
                        1. Agilex™ 7 F-Series and I-Series LVDS SERDES Overview
                    
                    
                
                    
                        2. Agilex™ 7 F-Series and I-Series LVDS SERDES Architecture
                    
                    
                
                    
                        3. Agilex™ 7 F-Series and I-Series LVDS SERDES Transmitter
                    
                    
                
                    
                        4. Agilex™ 7 F-Series and I-Series LVDS SERDES Receiver
                    
                    
                
                    
                        5. Agilex™ 7 F-Series and I-Series High-Speed LVDS I/O Implementation Guide
                    
                    
                
                    
                        6. Agilex™ 7 F-Series and I-Series LVDS SERDES Timing
                    
                    
                
                    
                        7. LVDS SERDES Intel® FPGA IP Design Examples
                    
                    
                
                    
                        8. Agilex™ 7 F-Series and I-Series LVDS SERDES Design Guidelines
                    
                    
                
                    
                    
                        9. Agilex™ 7 F-Series and I-Series LVDS SERDES Troubleshooting Guidelines
                    
                
                    
                    
                        10. Documentation Related to the Agilex™ 7 LVDS SERDES User Guide: F-Series and I-Series
                    
                
                    
                    
                        11. Document Revision History for the Agilex™ 7 LVDS SERDES User Guide: F-Series and I-Series
                    
                
            
        4.1. LVDS SERDES Receiver Blocks
 The True Differential Signaling buffer can receive LVDS, mini-LVDS, RSDS, and LVPECL compatible signaling. You can statically set the I/O standard of the receiver pins to True Differential Signaling in the  Quartus® Prime Assignment Editor or .qsf file.  
  
 
  
   Figure 11. Receiver Block DiagramThis figure shows the hardware blocks of the receiver. In SDR and DDR modes, the data width from the IOE is 1 and 2 bits, respectively. The deserializer includes shift registers and parallel load registers, and sends a maximum of 10 bits to the internal logic. 
    
     
  
 
  
   Note: The PLL that drives the SERDES channel must operate in integer PLL mode. You do not need a PLL if you bypass the deserializer