F-Tile CPRI PHY Multirate Intel® FPGA IP User Guide

ID 710578
Date 8/03/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

8. Document Revision History for the F-Tile CPRI PHY Multirate Intel® FPGA IP User Guide

Document Version Intel® Quartus® Prime Version IP Version Changes
2023.08.03 23.2 3.2.1
  • Added support for PMA direct tunneling mode.
  • Updated the register map for tunneling mode support.
  • Added the table Delay Equations for 2.4G/4.9G/9.8G/10G. Tunnel Mode (Table 30) in the Deterministic Latency section.
  • Updated the Sub Profile Availability table.
  • Updated the Block Diagram.
  • Updated the product family name to "Intel Agilex 7."
2022.03.28 22.1 2.1.0
  • Removed support for ModelSim* SE simulator.
  • Added new parameter: Enable CDR Clock Output.
  • Added new sections:
    • CDR Clock Output
    • RX PMA Adaptation
2022.02.04 21.4 2.0.0 Initial release.