F-tile Architecture and PMA and FEC Direct PHY IP User Guide

ID 683872
Date 11/03/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.3.2.1.1. FGT Transmitter Buffer and Phase Generator

A simplified FGT transmitter buffer termination scheme is shown in the following figure.
Figure 44. Simplified TX Buffer Termination
  1. ZTX-DIFF-DC transmitter buffer output differential DC impedance is 90 Ω; 45 Ω single ended.

The transmitter buffer can be programmed to support the taps listed in the following table.

Table 17.  FGT Transmitter PMA Equalizer Parameters for NRZ and PAM4 Modes

Parameter

Description Rule

Increment and

Decrement Size

Minimum Default Maximum
C-2 Pre-cursor 2 0   +7 1.0
C-1 Pre-cursor 1 0   +15 1.0
C0 Total slices 0   +47 9

+55 10

1.0
C+1 Post-cursor 1 0   +19 1.0
9

Main cursor = Total slices(0x47830[15:10]) + 9 - Pre-cursor 1 - Pre-cursor 2 - Post-cursor 1 for Intel® Agilex™ F-tile devices with OPNs that end with suffix VR0, VR1 and VR2.

10 Main cursor = Total slices(0x47830[15:10]) + 1 - Pre-cursor 1 - Pre-cursor 2 - Post-cursor 1 for Intel® Agilex™ F-tile devices with OPNs that end with suffix VR3 and AA.