A newer version of this document is available. Customers should click here to go to the newest version.
1.1. Hardware and Software Requirements
1.2. Generating the Design
1.3. Directory Structure
1.4. Simulating the Design Example Testbench
1.5. Compiling the Compilation-Only Project
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the eCPRI Intel FPGA IP Design Example
1.8. Generating and Downloading the Executable and Linking Format (.elf) Programming File
1.1. Hardware and Software Requirements
To test the example design, use the following hardware and software:
- Quartus® Prime Pro Edition software version 24.1
- System Console
- Supported Simulators:
- Siemens* EDA QuestaSim*
- Synopsys* VCS*
- Synopsys* VCS* MX
- Aldec* Riviera-PRO*
- Cadence* Xcelium*
- Development Kit:
- Agilex 5 FPGA E-Series 065B Modular Development Kit
- Agilex™ 7 I-Series FPGA Development Kit
- Agilex™ 7 I-Series Transceiver-SoC Development Kit
- Agilex™ 7 F-Series Transceiver-SoC Development Kit
- Stratix® 10 GX Transceiver Signal Integrity Development Kit for the H-tile device variation design example
- Stratix® 10 TX Transceiver Signal Integrity Development for the E-tile device variation design example
- Arria® 10 GX Transceiver Signal Integrity Development Kit
Related Information