Quartus® Prime Pro Edition User Guide: Debug Tools

ID 683819
Date 6/09/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.7.2. High Level Flow

  1. Install the DSP Builder for Altera® FPGAs software, so you have the necessary libraries to enable this flow
  2. Build the design using Simulink and the DSP Builder for Altera® FPGAs libraries.
    DSP Builder for Altera® FPGAs helps to convert the Simulink design to HDL
  3. Include Avalon® memory mapped components in the design (DSP Builder for Altera® FPGAs can port non- Avalon® memory mapped components)
  4. Include Signals and Control blocks in the design
  5. Separate synthesizable and non-synthesizable logic with boundary blocks.
  6. Integrate the DSP system in Platform Designer
  7. Program the Altera FPGA
  8. Interact with the Altera FPGA through the supported MATLAB* API commands.