A newer version of this document is available. Customers should click here to go to the newest version.
4.3.1. General-Purpose Register File
4.3.2. Arithmetic Logic Unit
4.3.3. Multipy and Divide Units
4.3.4. Floating-Point Unit
4.3.5. Custom Instruction
4.3.6. Reset and Debug Signals
4.3.7. Control and Status Registers
4.3.8. Trap Controller
4.3.9. Memory and I/O Organization
4.3.10. RISC-V based Debug Module
4.3.11. Error Correction Code (ECC)
4.3.12. Branch Prediction
4.3.13. Lockstep Module
4.3.10.2. Halt from Debug Module
The debugger can write the haltreq bit in the Debug Module Control (dmcontrol) register, which places the Nios® V processor in debug mode. The assertion of haltreq sends an asynchronous interrupt to the processor core logic.