Visible to Intel only — GUID: nlg1698845856430
Ixiasoft
Visible to Intel only — GUID: nlg1698845856430
Ixiasoft
4. Working With Altera IP Cores
The Quartus® Prime software installation includes the Altera IP library. Integrate optimized and verified Altera IP cores into your design to shorten design cycles and maximize performance. The Quartus® Prime software also supports integration of IP cores from other sources. Use the IP Catalog (Tools > IP Catalog) to efficiently parameterize and generate synthesis and simulation files for your custom IP variation. The Altera IP library includes the following types of IP cores:
Basic functions | Interface protocols |
Bridges and adapters | Low power functions |
DSP functions | Memory interfaces and controllers |
Altera FPGA interconnect | Processors and peripherals |
This document provides basic information about parameterizing, generating, upgrading, and simulating stand-alone IP cores in the Quartus® Prime software.
Navigating Content Through Tasks
Use the following navigation diagram to navigate this guide through user-tasks:
|
Section Content
Altera IP Catalog and Parameter Editor
Installing and Licensing Altera IP Cores
IP General Settings
Adding IP to IP Catalog
Best Practices for Altera IP
Specifying the IP Parameters and Options ( Quartus Prime Pro Edition)
IP Core Generation Output ( Quartus Prime Pro Edition)
Scripting IP Core Generation
Modifying an IP Variation
Upgrading IP Cores
Simulating Altera IP Cores
Generating Simulation Files for Platform Designer Systems and IP Variants
Synthesizing IP Cores in Other EDA Tools
Instantiating IP Cores in HDL
Support for the IEEE 1735 Encryption Standard
Related Trainings and Resources