DisplayPort Intel® FPGA IP User Guide

ID 683273
Date 1/22/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

12. GTS DisplayPort PHY Intel® FPGA IP

The DisplayPort Intel® FPGA IP Intel® FPGA IP allows you to seamlessly integrate a Receiver (RX), Transmitter (TX), or a combined Duplex PHY component into your FPGA design. This IP core simplifies your design process by managing the complexities of the lower-level GTS and offering easy-to-use top-level interfaces. These interfaces maintain consistency with the PHY design approach found in all previous DisplayPort solutions, which were based on a pure Register Transfer Level (RTL) design flow, as seen in files like rx_phy_top.sv and tx_phy_top.sv.

The new PHY provides a variety of customizable options, allowing you to tailor feature support and meet specific board requirements. You can actively adjust settings like lane-swapping and polarity inversion to ensure the PHY fits your custom Print Circuit Board (PCB) design. Customizing these features is often essential for proper alignment with your board's unique layout.

The following GUI features three tabs for PHY configuration. When you select a PHY configuration mode in the IP tab, the GUI dynamically displays or hides the Receiver and Transmitter tabs accordingly.