Visible to Intel only — GUID: lro1402071739563
Ixiasoft
Visible to Intel only — GUID: lro1402071739563
Ixiasoft
36.2.1.4. Latency Data Registers
Field Name | Latency Data Registers | |
---|---|---|
Bit Location | 31 | 0 |
The latency data registers hold the latency value in terms of clock cycle from the moment the interrupt signal is fired until the IRQ signal goes low for level configuration or counter stop register being set for pulse configuration. This is a 32-bit read only register with each address corresponding to one IRQ port. The latency data registers can only be read three clock cycles after the IRQ signal goes low or when the counter stop registers are set to high in the level and pulse operating mode, respectively.