Description
This training is part 3 of 4. The Signal Tap embedded logic analyzer (ELA) is a system-level debugging tool that monitors the state of internal FPGA design signals and triggers on custom, user-defined conditions during run-time operation of the device without having to bring signals out to device I/O pins. It integrates directly into your design, making it easy to perform functional debug. This part of the training discusses the state-based triggering flow and the process of compiling a project that includes a logic analyzer instance. This includes a discussion of features and options for minimizing or completely avoiding recompilation time when changes are made to the logic analyzer. The training also shows you how to program a device in preparation for data acquisition and analysis.