Article ID: 000075583 Content Type: Troubleshooting Last Reviewed: 05/05/2021

Why does the HDMI Intel® FPGA Source IP encounter intermittent HDMI 2.1 Tx link training failure after hotplug or reset operation ?

Environment

  • Intel® Quartus® Prime Pro Edition
  • HDMI Intel® FPGA IP
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT

    Critical Issue

    Description

    Due to a problem starting in version 19.4 of the Intel® Quartus® Prime Pro software when using the Intel® Arria® 10 Devices, and version 20.4 of the Intel® Quartus® Prime Pro software when using the Intel® Stratix® 10 devices, the HDMI Intel® FPGA Source IP core may intermittently encounter HDMI 2.1 Tx link training failure after hotplug or reset operation.

    This problem is due to the HDMI Intel® FPGA Source IP core not monitoring and clearing the HDMI 2.1 link training FLT_update status flag on the destination HDMI Sink receiver.

    Resolution

    This problem is fixed starting from the Intel® Quartus® Prime Pro Edition version 21.1 software. 

    Related Products

    This article applies to 2 products

    Intel® Arria® 10 FPGAs and SoC FPGAs
    Intel® Stratix® 10 FPGAs and SoC FPGAs