Hard Processor System Component Reference Manual: Agilex™ 3 SoCs

ID 851703
Date 9/15/2025
Public
Document Table of Contents

4.5. Simulating the Agilex™ 3 HPS Bridges (H2F, LWH2F, F2SRAM, F2H) Revision History

Document Version Quartus® Prime Version Changes
2025.09.15 25.1.1
  • Renamed to Simulating the Agilex™ 3 HPS bridges (H2F, LWH2F, F2SDRAM, F2H) section to include information on F2H ACE5-Lite Bus Functional Model (BFM).
  • Added test_f2h.sv with instructions to set up F2H simulation (ACE5-Lite).
  • Updated the testbench script in the following sections:
    • my_simple_tb.sv
    • test_h2f.sv
    • test_f2sdram.sv
    • test_f2h.sv
    • Questa*-Altera® FPGA Edition Simulation Steps
  • Made editorial edits throughout this chapter.
2025.05.30 25.1 Initial release.