Variable Precision DSP Blocks User Guide: Agilex™ 3 FPGAs and SoCs
ID
849313
Date
8/06/2025
Public
1. Agilex™ 3 Variable Precision DSP Blocks Overview
2. Agilex™ 3 Variable Precision DSP Blocks Architecture
3. Agilex™ 3 Variable Precision DSP Blocks Operational Modes
4. Agilex™ 3 Variable Precision DSP Blocks Design Considerations
5. Native Fixed Point DSP Agilex FPGA IP References
6. Native Floating Point DSP Agilex FPGA IP References
7. Native AI Optimized DSP Agilex™ FPGA IP References
8. Multiply Adder FPGA IP References
9. ALTMULT_COMPLEX FPGA IP References
10. LPM_MULT FPGA IP References
11. LPM_DIVIDE (Divider) FPGA IP References
12. Document Revision History for the Variable Precision DSP Blocks User Guide: Agilex™ 3 FPGAs and SoCs
2.1.1. Input Register Bank for Fixed-point Arithmetic
2.1.2. Pipeline Registers for Fixed-point Arithmetic
2.1.3. Pre-adder for Fixed-point Arithmetic
2.1.4. Internal Coefficient for Fixed-point Arithmetic
2.1.5. Multipliers for Fixed-point Arithmetic
2.1.6. Adder or Subtractor for Fixed-point Arithmetic
2.1.7. Accumulator, Chainout Adder, and Preload Constant for Fixed-point Arithmetic
2.1.8. Systolic Register for Fixed-point Arithmetic
2.1.9. Double Accumulation Register for Fixed-point Arithmetic
2.1.10. Output Register Bank for Fixed-point Arithmetic
2.2.1. Input Register Bank for Floating-point Arithmetic
2.2.2. Pipeline Registers for Floating-point Arithmetic
2.2.3. Multipliers for Floating-point Arithmetic
2.2.4. Adder or Subtractor for Floating-point Arithmetic
2.2.5. Output Register Bank for Floating-point Arithmetic
2.2.6. Exception Handling for Floating-point Arithmetic
3.2.2.1. FP16 Supported Precision Formats
3.2.2.2. Sum of Two FP16 Multiplication Mode
3.2.2.3. Sum of Two FP16 Multiplication with FP32 Addition Mode
3.2.2.4. Sum of Two FP16 Multiplication with Accumulation Mode
3.2.2.5. FP16 Vector One Mode
3.2.2.6. FP16 Vector Two Mode
3.2.2.7. FP16 Vector Three Mode
5.1. Native Fixed Point DSP Agilex™ FPGA IP Release Information
5.2. Supported Operational Modes
5.3. Maximum Input Data Width for Fixed-point Arithmetic
5.4. Maximum Output Data Width for Fixed-point Arithmetic
5.5. Parameterizing Native Fixed Point DSP IP
5.6. Native Fixed Point DSP Agilex™ FPGA IP Signals
5.7. IP Migration
6.4.1. FP32 Multiplication Mode Signals
6.4.2. FP32 Addition or Subtraction Mode Signals
6.4.3. FP32 Multiplication with Addition or Subtraction Mode Signals
6.4.4. FP32 Multiplication with Accumulation Mode Signals
6.4.5. FP32 Vector One and Vector Two Modes Signals
6.4.6. Sum of Two FP16 Multiplication Mode Signals
6.4.7. Sum of Two FP16 Multiplication with FP32 Addition Mode Signals
6.4.8. Sum of Two FP16 Multiplication with Accumulation Mode Signals
6.4.9. FP16 Vector One and Vector Two Modes Signals
6.4.10. FP16 Vector Three Mode Signals
5.5.3. Pre-adder Tab
Parameter | IP Generated Parameter | Value | Default Value | Description |
---|---|---|---|---|
'ay' operand source | operand_source_may | Input Preadder |
Input | Select the operand source for ay input bus. To enable pre-adder block, select Preadder. |
'by' operand source | operand_source_mby | Input Preadder |
Input | Select the operand source for by input bus. To enable pre-adder block, select Preadder. |
Set top pre-adder operation to subtraction | preadder_subtract_a | No Yes |
No | Specify the operation for top pre-adder. Select Yes to use top pre-adder as a subtractor. Select No to use top pre-adder as an adder. |
Set bottom pre-adder operation to subtraction | preadder_subtract_b | No Yes |
No | Specify the operation for bottom pre-adder. Select Yes to use bottom pre-adder as a subtractor. Select No to use bottom pre-adder as an adder. |
Data 'z' Configuration | ||||
'az' input bus width | az_width | 0–26 | 0 | Specify the width of az input bus. |
Enable 'az' input register | az_clken | no_reg ena0 ena1 ena2 |
no_reg | Specify the clock enable signal for az input register. |
'bz' input bus width | bz_width | 0–18 | 0 | Specify the width of bz input bus. |
Enable 'bz' input register | bz_clken | no_reg ena0 ena1 ena2 |
no_reg | Specify the clock enable signal for bz input register. |