Variable Precision DSP Blocks User Guide: Agilex™ 3 FPGAs and SoCs

ID 849313
Date 8/06/2025
Public
Document Table of Contents

3.1.4.3. 27-Bit Systolic FIR Mode

In 27-bit systolic FIR mode, the chainout adder or accumulator is configured for a 64-bit operation, providing 10 bits of overhead when using a 27-bit data (54-bit products).

The 27-bit systolic FIR mode allows the implementation of one stage systolic filter per DSP block. Systolic registers are not required in this mode.

Figure 31.  27-Bit Systolic FIR Mode for Agilex™ 3 Devices