5.1. GTS Interlaken IP Clock and Reset Interface Signals
5.2. GTS Interlaken IP Transmit User Interface Signals
5.3. GTS Interlaken IP Receive User Interface Signals
5.4. GTS Interlaken IP Management Interface Signals
5.5. GTS Interlaken Link and Miscellaneous Signals
5.6. GTS Interlaken IP Reconfiguration Signals
2.5. Simulating the GTS Interlaken IP
You can simulate your Interlaken IP variation using any of the vendor-specific IEEE encrypted functional simulation models which are available in the new <instance name>/sim/<simulator> subdirectory of your project directory.
The GTS Interlaken Altera® FPGA IP supports the following simulators:
- Synopsys VCS MX
- Siemens* EDA QuestaSim*
- Cadence* Xcelium*
- Questa* Intel® FPGA Edition
- Riviera-PRO simulator
The GTS Interlaken FPGA IP generates a Verilog HDL and VHDL simulation model and testbench. The IP parameter editor offers you the option of generating a Verilog HDL or VHDL simulation model for the IP, but the IP core design example does not support a VHDL simulation model or testbench.
For more information about functional simulation models for Altera FPGA IP, refer to the Simulating Intel FPGA Designs chapter in Intel Quartus Prime Pro Edition User Guide: Third-party Simulation.
Related Information