| 2024.09.30 |
24.3 |
2.0.0 |
- In the Creating and Parameterizing chapter, added the Counter Width parameter to the table in the IP Parameter Descriptions topic.
- In the PMON Interface Signals chapter:
- Modified values in the first table in the Unit Status Registers topic.
- Modified values in both tables of the Data Registers topic.
- Changed the title of the A.1 appendix from Derived Parameters from PMON IP to Derived Metrics from PMON IP. Implemented minor editorial changes.
|
| 2024.07.08 |
24.2 |
1.1.0 |
- In the Performance Monitor IP Functional Description chapter:
- Updated the PMON Implementation Block Diagram figure.
- In the AXI4 Traffic Limitations topic, modified the third bullet point.
- In the Performance Monitor FPGA IP Interface Signals chapter:
- Modified the description of the sink_axi4_rvalid and sink_axi4_rid ports in the Sink Read Data Channel Signals table.
- Modified the description of the src_axi4_rid port in the Source Read Data Channel Signals table.
- In the Registers section:
- Added a table explaining the attribute abbreviations in use in the various Registers tables.
- Streamlined the heading structures in the various Registers tables.
- Corrected the attribute indicators for some fields in the Global Discovery, Unit Discovery, Unit Control, Counter Control, and Data register tables.
- Added the Adding the PMON FPGA IP to Your Design in Platform Designer chapter.
- In the PMON Library Functions appendix:
- Modified step 3 of the procedure.
- Modified the Tip preceding the PMON Library Functions table.
- Added a row to the PMON Configuration Table.
- Made minor editorial improvements to the Derived Parameters from PMON IP topic.
|
| 2024.04.01 |
24.1 |
1.0.0 |
Initial release. |