External Memory Interfaces (EMIF) IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs

ID 817394
Date 11/18/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.1. Release Information

IP versions are the same as the Quartus® Prime Design Suite software versions up to v19.1. From Quartus® Prime Design Suite software version 19.2 or later, IP cores have a new IP versioning scheme.

The IP versioning scheme (X.Y.Z) number changes from one software version to another. A change in:

  • X indicates a major revision of the IP. If you update your Quartus® Prime software, you must regenerate the IP.
  • Y indicates the IP includes new features. Regenerate your IP to include these new features.
  • Z indicates the IP includes minor changes. Regenerate your IP to include these changes.
Note: This documentation is preliminary and subject to change.
IP Name IP Version Quartus® Prime Release Date
External Memory Interfaces (EMIF) IP - DDR4 Component 1.0.0 24.3 2024.11.18
External Memory Interfaces (EMIF) IP - DDR4 DIMM 1.0.0 24.3 2024.11.18
External Memory Interfaces (EMIF) IP - DDR5 Component 1.0.0 24.3 2024.11.18
External Memory Interfaces (EMIF) IP - DDR5 DIMM 1.0.0 24.3 2024.11.18
External Memory Interfaces (EMIF) IP - LPDDR4 Component 1.0.0 24.3 2024.11.18
External Memory Interfaces (EMIF) IP - LPDDR5 Component 1.0.0 24.3 2024.11.18