Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 11/27/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.26. Bridges Revision History

Table 24.  Bridges Revision History
Document Version Changes
2024.11.27
  • Added note about the ARM MMU-600 compliance with the applicable SMMU architecture in Bridges.
  • Updated Table: Bridges Differences in Bridges Differences Among Altera® SoC Device Families:
    • Added AMBA 5 ACE5-Lite support for Agilex™ 5 E-Series/D-Series SoC.
    • Removed AMBA 4 ACE-Lite + AMBA 5 AXI5 support for Agilex™ 5 E-Series/D-Series SoC.
  • Updated the description about the F2H bridge in the FPGA-to-HPS Bridge section of the Bridge Use Cases.
  • Updated Table: HPS-FPGA Bridge Features in Bridges Features to include AMBA 5 ACE5-Lite support for FPGA-to-HPS bridge.
  • Updated the FPGA-to-HPS Bridge section of the Bridge Functional Description:
    • Updated the description about the F2H bridge.
    • Updated the value of the F2H bridge protocol in Table: F2H Bridge Properties:
      • Added AMBA 5 ACE5-Lite.
      • Removed AMBA 4 AXI4, AMBA 4 ACE-Lite, and AMBA 5 AXI5.
  • Updated the following figures:
    • Available Bridges between FPGA and HPS
    • F2H Block Diagram
  • Updated mentions of ACE-Lite to ACE5-Lite in FPGA-to-HPS CCU to Memory (Cache Non-Allocate) section of the Bridge Example Transactions.
  • Updated Bridges Address Map and Register Definitions.
  • Updated for the latest branding standards.
2024.04.01 Initial release.