Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 1/24/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.12. USB 3.1 Gen1 Controller Revision History

Table 12.  USB 3.1 Gen1 Controller Revision History
Document Version Changes
2025.01.24
  • Updated information related to AVMM interface signals in Table: PIPE Interface Signal Descriptions in PIPE Interface.
  • Updated Table: USB 3.1 Gen1 Controller Clock Specification in USB 3.1 Gen1 Controller Clocks:
    • Updated the frequency for ulpi_clk from 600 MHz to 60 MHz.
    • Updated the frequency of suspend_clk and ref_clk from 24/200 MHz to 20/200 MHz.
    • Updated the source for suspend_clk and ref_clk.
    • Updated the source and frequency for ram_clk_in.
  • Updated USB 3.1 Gen1 Controller Wakeup and Power Control.
  • Corrected typo in signal group "USB .20" to "USB 2.0" in USB Type-C Receptacle.
2024.11.27
2024.07.19 Removed references to UTMI in the USB 3.1 chapter.
2024.04.01 Initial release.