A newer version of this document is available. Customers should click here to go to the newest version.
1. About the GTS Serial Lite IV Intel® FPGA IP User Guide: Agilex™ 5 E-Series/D-Series Devices
2. GTS Serial Lite IV Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. Parameters
6. GTS Serial Lite IV Intel® FPGA IP Interface Signals
7. Designing with GTS Serial Lite IV Intel® FPGA IP
8. Document Revision History for the GTS Serial Lite IV Intel® FPGA IP User Guide
6.2. Reset Signals
Name | Width | Direction | Clock Domain | Description |
---|---|---|---|---|
tx_rst_n | 1 | Input | Asynchronous | Active-low reset signal. Resets the GTS Serial Lite IV TX datapath. |
rx_rst_n | 1 | Input | Asynchronous | Active-low reset signal. Resets the GTS Serial Lite IV RX datapath. |
reconfig_reset | 1 | Input | reconfig_clk | Active-high reset signal. Resets the Avalon® memory-mapped interface reconfiguration block. |
tx_reset_ack | 1 | Output | Asynchronous | Active-high reset acknowledge signal. Indicates that soft reset controller has successfully entered reset mode for TX. You can now release the tx_rst_n signal. |
rx_reset_ack | 1 | Output | Asynchronous | Active-high reset acknowledge signal. Indicates that soft reset controller has successfully entered reset mode for RX. You can now release the rx_rst_n signal. |
src_rs_grant | 1 | Input | Asynchronous | Grant signal that allows soft reset controller to perform a reset. Connect this signal to the o_src_rs_grant output signal of the GTS Reset Sequencer Intel FPGA IP. |
src_rs_req | 1 | Output | Asynchronous | Request signal from soft reset controller to perform a reset. Connect this signal to the i_src_rs_req input signal of the GTS Reset Sequencer Intel FPGA IP. |