A newer version of this document is available. Customers should click here to go to the newest version.
1. About the GTS Serial Lite IV Intel® FPGA IP User Guide: Agilex™ 5 E-Series Devices
2. GTS Serial Lite IV Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. Parameters
6. GTS Serial Lite IV Intel® FPGA IP Interface Signals
7. Designing with GTS Serial Lite IV Intel® FPGA IP
8. Document Revision History for the GTS Serial Lite IV Intel® FPGA IP User Guide
3.4.1. Simulating and Verifying the Design
By default, the parameter editor generates simulator-specific scripts containing commands to compile, elaborate, and simulate Intel FPGA IP models and simulation model library files. You can copy the commands into your simulation testbench script, or edit these files to add commands for compiling, elaborating, and simulating your design and testbench.
Simulator |
File Directory |
Script |
---|---|---|
ModelSim* | <variation name> /sim/mentor |
msim_setup.tcl 7 |
QuestaSim* | ||
VCS* MX | <variation name> /sim/synopsys/vcsmx |
vcsmx_setup.sh synopsys_sim.setup |
7 If you did not set up the EDA tool option— which enables you to start third-party EDA simulators from the Quartus® Prime software—run this script in the ModelSim* or QuestaSim* simulator Tcl console (not in the Quartus® Prime software Tcl console) to avoid any errors.