MIPI CSI-2 IP Design Example User Guide

ID 813931
Date 11/28/2025
Public

2.1. MIPI CSI-2 RX + TX Subsystem

MIPI CSI-2 RX + TX Subsystem demonstrates the connection between one CSI-2 RX, one CSI-2 TX and one MIPI D-PHY IP in a Platform Designer subsystem. Fast simulation bypasses the MIPI D-PHY IP and performs loopback at the PPI between the CSI-2 TX and CSI-2 RX IPs directly.
Figure 4. MIPI CSI-2 RX + TX Subsystem (Synthesis and Full Simulation) Block Diagram