Triple-Speed Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs
ID
813899
Date
10/07/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. 10/100/1000 Ethernet MAC Design Example with 1000BASE-X/SGMII 2XTBI PCS with GTS Transceiver
2. 10/100/1000 Multiport Ethernet MAC Design Example with 1000BASE-X/SGMII PCS and Embedded PMA (LVDS)
3. Triple-Speed Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs Archives
4. Document Revision History for the Triple-Speed Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs
2.2.3.2. Clock and Reset Signals
| Signal | Direction | Width | Description |
|---|---|---|---|
| csr_clk | Input | 1 | Drives register access reference clock and MAC FIFO status interface clock. Set the clock to 100 MHz. |
| clk_125M | Input | 1 | 125 MHz reference clock for the 1.25 Gbps serial LVDS I/O interface. |