Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
8/09/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Introduction to the Agilex™ 5 Hard Processor System Component
2. Configuring the Agilex™ 5 Hard Processor System Component
3. Simulating the Agilex™ 5 HPS Component
4. Design Guidelines
5. HPS EMIF Platform Designer Example Designs
6. Document Revision History for the Hard Processor System Component Reference Manual Agilex™ 5 SoCs
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.1. Simulation Flows
3.2. Running the Simulation of the Design Examples
3.3. Clock and Reset Interface
3.4. FPGA-to-HPS AXI* Subordinate Interface
3.5. FPGA-to-SDRAM AXI* Subordinate Interface
3.6. HPS-to-FPGA AXI* Initiator Interface
3.7. Lightweight HPS-to-FPGA AXI* Initiator Interface
3.8. Simulating the Agilex™ 5 HPS Component Revision History
5.1. Terminology
5.2. Block Diagram
5.3. Version Support
5.4. Download Example Design Files
5.5. HPS EMIF Platform Designer Example Designs
5.6. Specific Examples
5.7. General Connection Guideline
5.8. Supported Memory Protocols Differences Among Intel SoC Device Families
5.9. IO96 Bank and Lane Usage for HPS EMIF
5.10. Quartus Report of I/O Bank Usage
5.10. Quartus Report of I/O Bank Usage
The IO96 Bank and Lane Usage Quartus Report can be found either by using the Quartus User Interface Tool or by navigating through the project folder.
Report Location in Quartus User Interface Tool (GUI)
IO96 Bank and Lane Usage Quartus Report can be found by using the Quartus GUI tool by going to Compilation Report and then selecting Detailed I/O Block Info.
Figure 98. Report Location in Quartus User Interface Tool (GUI)
Report Location in Quartus User Interface Tool (Text)
IO96 Bank and Lane Usage Quartus Report can be found at <Project Name>/output_files/<Project_Name>.fit.rpt. For example, A5ExB/DDR4_1x32_1EMIF/output_files/DDR4_1x32_1EMIF.fit.rpt.
In this report, there is a section called “Detailed I/O Block Info”, where the specific signals are placed on specific I/O Bank Pin Indexes. For example, bank usage for DDR4_1x32_1EMIF.
Figure 99. Report Location in Quartus User Interface Tool (Text)