Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813665
Date 8/04/2025
Public
Document Table of Contents

8.5.1. Test Procedure

Follow these steps to test the design examples in hardware:

  1. Click Tools > System Debugging Tools > System Console or run command: system-console &.
  2. Navigate to the hardware design directory: cd <design_example>/LL10G_MGE_PCS_only/hwtesting/system_console.
  3. Run the following command in the System Console:
    1. source dr_test.tcl
    Note: The default DR transition sequence is 10G to 2.5G, then to 1G, and back to 10G.

    The set_jtag command used within hardware tcl file (dr_test.tcl ) places the Agilex™ 5 device on the JTAG chain and the JTAG index is set to 0 by default.

    You must connect the external QSFP28 loopback module to bank 1A before running the test.

  4. The following sample output illustrate a successful hardware test run:
    Figure 49. Sample Test Output