Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
813665
Date
8/04/2025
Public
1. Quick Start Guide
2. 10M/100M/1G/2.5G Ethernet Design Example
3. 10M/100M/1G/2.5G/10G Ethernet Design Example
4. 1G/2.5G Ethernet Design Example with IEEE 1588v2 Feature
5. 1G/2.5G/10G Ethernet Design Example with IEEE 1588v2 Feature
6. 2.5G Ethernet Design Example
7. 2.5G Ethernet Design Example with IEEE 1588v2 Feature
8. 10M/100M/1G/2.5G/10G MGE (Multi Gigabit Ethernet) PCS Only Ethernet Design Example
9. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example
10. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example with IEEE 1588v2 Feature
11. Interface Signals Description
12. Configuration Registers Description
13. Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs Archives
14. Document Revision History for the Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
5.3.1. Design Components
Component | Description |
---|---|
LL 10GbE MAC | The Low Latency Ethernet 10G MAC IP with the following configuration:
For the design example with the IEEE 1588v2 feature, the following additional parameters are configured:
|
PHY | The 1G/2.5G/5G/10G Multirate Ethernet PHY IP with the following configuration:
|
GTS Reset Sequencer | Resets the transceiver. |
Address Decoder | Decodes the addresses of the components. |
System PLL | Supports system PLL clocking mode for Direct PHY. |
DR Controller | Allows to dynamically reconfigure a subset of the transceiver channels to operate in different modes, for example data rates without impacting the adjacent active channels.
IP configuration:
CSR clock frequency in MHz : 100 MHz |
Design Components for the IEEE 1588v2 Feature | |
Local TOD | The TOD for each channel. |
TOD Synchronizer | Synchronizes the master TOD to all local TODs. |
Ethernet Packet Classifier | Decodes the packet type of incoming PTP packets and returns the decoded information to the Low Latency Ethernet 10G MAC IP. |
Master Time-of-Day (TOD) | The master TOD for all channels. |
IOPLL | Generates the clocks for the IEEE 1588v2 design components. |