Low Latency Ethernet 10G MAC IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813665
Date 8/04/2025
Public
Document Table of Contents

10. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example with IEEE 1588v2 Feature

The 10M/100M/1G/2.5G/5G/10G (USXGMII) with IEEE1588v2 design example demonstrates an Ethernet solution for Agilex™ 3 and Agilex™ 5 devices using the Low Latency Ethernet 10G MAC IP operating at 100M, 1G, 2.5G, 5G, and 10G.

Generate the design example from the Example Design tab of the Low Latency Ethernet 10G MAC IP parameter editor.