Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs

ID 813665
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.2. Hardware and Software Requirements

Altera uses the following hardware and software to test the design example in a Linux system:

  • Quartus® Prime Pro Edition software
  • QuestaSim* , VCS* MX, and Xcelium* simulators
  • For hardware testing:
    • Agilex™ 5 FPGA E-Series 065B Premium Development Kit (ES1) (A5ED065BB32AE6SR0)
    • QSFP28 module on bank 1A