Agilex™ 7 M-Series FPGA Network-on-Chip (NoC) User Guide

ID 768844
Date 1/27/2025
Public
Document Table of Contents

5.2.1. Generating the Accurate Simulation Include File

To generate a simulation include file for the accurate model, follow these steps:

  1. Create your design using either the Platform Designer Connection flow or NoC Assignment Editor Connection flow, as NoC Design Flow Options describes.
  2. (Recommended) If you are assigning your own locations for NoC initiators and targets, run Processing > Start > Start Analysis & Synthesis and then use the Interface Planner to create placement assignments, as Using Interface Planner describes.
  3. Upon Fitter completion, the noc_sim_defparams.inc file appears in the project directory. If your design uses the Fabric NoC option, this file is available after the Fitter Place stage. If your design does not use the Fabric NoC option, this file is available after the Fitter Plan stage.
    Note: If you update the connectivity or addressing (in either Platform Designer or the NoC Assignment Editor), or if you update any placement, you must regenerate this simulation include file by recompiling your design through the Fitter Plan or Place stage.