F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide

ID 720985
Date 5/18/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.5.1. Resource Utilization

The estimated resource utilization for all operating modes are obtained by compiling the Low Latency Ethernet 10G MAC Intel® FPGA IP core with the Intel® Quartus® Prime software targeting on Intel Agilex® 7 (F-tile) devices. These estimates are generated by the fitter, excluding the virtual I/Os.

Table 6.  Resource Utilization for Low Latency Ethernet 10G MAC for Intel Agilex® 7 (F-Tile) Devices (AGIB027R31B1E2VR0)
MAC Settings ALMs ALUTs Logic Registers Memory Block (M20K)
Operating Mode Enabled Options
10M/100M/1G/2.5G/5G/10G (USXGMII)

Supplementary addresses.

Memory-based statistics counters.

3,320 4,558 6,170 10

Supplementary addresses.

Memory-based statistics counters.

Timestamping.

5,428 7,649 11,003 35