A newer version of this document is available. Customers should click here to go to the newest version.
1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. Block Description
6. Cryptographic IP Data Profiles
7. Configuration Registers
8. Design Example
9. Symmetric Cryptographic Intel FPGA Hard IP User Guide Archives
10. Document Revision History for the Symmetric Cryptographic Intel FPGA Hard IP User Guide
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Specifying the IP Core Parameters and Options
4.3. Generated File Structure
4.4. Symmetric Cryptographic IP Core Flow
4.5. Dynamically Disabling SM4 Capability
4.6. Error Handling
4.7. Error Reporting
4.8. Resetting the IP Core
4.9. Channel Definition and Allocation
4.10. Byte Ordering
4.11. AXI-ST Single Packet Mode
4.12. AXI-ST Multiple Packet Mode
7.1. Cryptographic Primary Control Register
7.2. Cryptographic Secondary Control Register
7.3. Cryptographic Primary Status Register
7.4. Cryptographic Error Status Register
7.5. Cryptographic Error Control Register
7.6. Cryptographic Packet Error Control 1 Register
7.7. Cryptographic Packet Error Control 2 Register
7.8. Cryptographic Error Code Control 1 Register
7.9. Cryptographic Error Code Control 2 Register
7.10. Cryptographic Error Code Internal Control Register
7.11. Cryptographic Internal Error Control Register
7.12. Cryptographic First Error Log Register
7.13. Cryptographic Packet Error Log 1 Register
7.14. Cryptographic Packet Error Log 2 Register
7.15. Cryptographic Internal Error Log Register
7.16. Cryptographic Wall Clock LSB Register
7.17. Cryptographic Wall Clock MSB Register
7.18. Ternary Control Register
8.1. Functional Description
Figure 25. Block Diagram
The Symmetric Cryptographic Intel FPGA Hard IP design example includes the following components:
- Symmetric Cryptographic Intel FPGA Hard IP: The example design is generated with a generic set of design options. The options selected in the drop-down menu for example design generations are used to configure the IP design during simulation. The options specified in the IP GUI are not used for example design generation. The example design is reconfigured during simulation to configure the required options for testing.
- IOPLL: Generates the required clocks for your design. The IOPLL block generate the following clocks:
- i_crypto_clk: Input clock to the Symmetric Cryptographic IP core. The clock operates at 400 MHz frequency.
Note: For higher performance, you can modify this clock to run at 600 MHz.
- app_ip_st_clk: Source clock for the AXI-ST interface. The clock operates at 400 MHz frequency.
- app_ip_lite_clk: Source clock for the AXI-Lite interface. The clock operates at 100 MHz frequency.
- i_crypto_clk: Input clock to the Symmetric Cryptographic IP core. The clock operates at 400 MHz frequency.
- Pattern Generator and Checker: The module generates and checks different types of traffic sent into the Symmetric Cryptographic IP core based on the selected test configuration.