Symmetric Cryptographic Intel FPGA Hard IP User Guide

ID 714305
Date 6/30/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

8.1. Functional Description

Figure 25. Block Diagram
The Symmetric Cryptographic Intel FPGA Hard IP design example includes the following components:
  • Symmetric Cryptographic Intel FPGA Hard IP: The example design is generated with a generic set of design options. The options selected in the drop-down menu for example design generations are used to configure the IP design during simulation. The options specified in the IP GUI are not used for example design generation. The example design is reconfigured during simulation to configure the required options for testing.
  • IOPLL: Generates the required clocks for your design. The IOPLL block generate the following clocks:
    • i_crypto_clk: Input clock to the Symmetric Cryptographic IP core. The clock operates at 400 MHz frequency.
      Note: For higher performance, you can modify this clock to run at 600 MHz.
    • app_ip_st_clk: Source clock for the AXI-ST interface. The clock operates at 400 MHz frequency.
    • app_ip_lite_clk: Source clock for the AXI-Lite interface. The clock operates at 100 MHz frequency.
  • Pattern Generator and Checker: The module generates and checks different types of traffic sent into the Symmetric Cryptographic IP core based on the selected test configuration.