1. Quick Start Guide
                    
                    
                
                    
                        2. Design Example: Single IP Core Instantiation
                    
                    
                
                    
                        3. Design Example: Single IP Core Instantiation with Precision Time Protocol
                    
                    
                
                    
                        4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
                    
                    
                
                    
                        5. Design Example: Multiple IP Core Instantiation
                    
                    
                
                    
                        6. Design Example: Two Separate Instances of Auto-Negotiation and Link Training and Ethernet IP Design
                    
                    
                
                    
                    
                        7. F-Tile Ethernet Hard IP Design Example User Guide Archives
                    
                
                    
                    
                        8. Document Revision History for the F-Tile Ethernet Hard IP Design Example User Guide
                    
                
            
        1.4. Hardware and Software Requirements
    To test the example design, use the following hardware and software: 
    
  - Quartus® Prime Pro Edition software
- System Console
- Supported Simulators: 
      - Synopsys* VCS*
- Synopsys* VCS* MX
- Siemens* EDA ModelSim* SE or QuestaSIM*
- Cadence Xcelium*
- Questa*-Altera® FPGA Edition
 
- Synopsys* Verdi* : Optional waveform viewer used with the Synopsys* VCS* simulator.