F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide
ID
683804
Date
12/04/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. Design Example: Two Separate Instances of Auto-Negotiation and Link Training and Ethernet IP Design
7. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
8. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
2.3. Simulation
The testbench provides basic functionality such as the startup and wait for lock and send and receive a few packets using the ROM-based packet generator.
You can enable the Fast Sim model to speed up the duration of your simulation. For more information, refer to Fast Sim Model for FGT Variants.
Figure 12. F-Tile Ethernet Intel FPGA Hard IP Simulation Design Example Block Diagram
The following sections describe the simulation testbench flow variations based on the selected client interface.
Section Content
Simulation Testbench Flow for MAC Mode
Simulation Testbench Flow for PCS, OTN, and FlexE Modes
Related Information