Agilex™ 7 Hard Processor System Technical Reference Manual

ID 683567
Date 4/22/2024
Public
Document Table of Contents

13.2. Modules Under Reset

This table depicts which modules undergo reset during different reset scenarios.
Table 106.  Modules Under Reset
Modules/ Resources POR System Cold Reset System Warm Reset Watchdog Reset MPU Cold Reset CPU Cold Reset CPU Warm Reset Debug Reset
System Interconnect, CCU X X X X - - - -
Reset Manager, Clock Manager, System Manager X X 21 X21 X21 - - - -
Peripherals X X X X - - - -
L2/SCU X X X X X - - -
FPGA-to-HPS Bridge X X X 22 X - - - -
HPS-to-FPGA Bridge X X X22 X - - - -
Lightweight HPS-to-FPGA Bridge X X X22 X - - - -
MPU cores X X X X X X 23 X23 -
MPU Debug X X - - X X23 - X
Non-MPU Debug/Trace X X - - - - - X
JTAG TAP X - - - - - - -
21 Only clock and reset manager registers are reset. For more information about the specific register, refer to Clock/Reset Manager Address Map and Register Definitions.
22 Only if enabled.
23 Only the CPUs that are selected through the COLDMODRST/MPUMODRST register is reset.