Agilex™ 7 Hard Processor System Technical Reference Manual

ID 683567
Date 10/31/2025
Public
Document Table of Contents

7.3.3. FPGA-to-HPS Bridge Signals

Table 78.   FPGA-to-HPS Bridge Signals
Name Direction Description
f2h_axi_clock Input Clock source from FPGA.
f2h_axi_reset Input Module reset signal from Reset Manager.
f2s_0_port_size_config[1:0] Input Port width configuration signal from FPGA:
  • 00: 128-bit
  • 01: 256-bit
  • 10: 512-bit (applicable to Agilex™ 7 F-Series and I-Series only)
  • 11: Reserved