Triple-Speed Ethernet Stratix® 10 FPGA IP Design Example User Guide
ID
683551
Date
9/29/2025
Public
1. 10/100/1000Mb Ethernet MAC (Fifoless) Design Example with 1000BASE-X/SGMII 2XTBI PCS with E-Tile GXB Transceiver
2. 10/100/1000Mb Ethernet MAC (Fifoless) Design Example with IEEE1588v2 and 1000BASE-X/SGMII 2XTBI PCS with E-Tile GXB Transceiver
3. Triple-Speed Ethernet Stratix® 10 FPGA IP Design Example User Guide Archives
4. Document Revision History for the Triple-Speed Ethernet Stratix® 10 IP Design Example User Guide
2.2.7.4. TOD Register Map
| Byte Offset | R/W | Name | Description | HW Reset |
|---|---|---|---|---|
| 0x00 | RW | SecondsH | Bits [15:0]: The upper 16 bits of the second field of TOD. Bits [31:16]: Reserved. |
0 |
| 0x04 | RW | SecondsL | The lower 32 bits of the second field of TOD. | 0 |
| 0x08 | RW | NanoSec | The 32 bit nanosecond field of TOD. | 0 |
| 0x10 | RW | Period | The period for the frequency adjustment. Bits [15:0]: The fractional nanosecond field. Bits [19:16]: The nanosecond field. Bits [31:20]: Reserved |
0 |
| 0x14 | RW | AdjustPeriod | The offset adjustment period. Bits [15:0]: The fractional nanosecond field. Bits [19:16]: The nanosecond field. Bits [31:20]: Reserved |
0 |
| 0x18 | RW | AdjustCount | Bits [19:0]: The number of adjusted period in clock cycles. Bits [31:20]: Reserved |
0 |
Related Information