Multi Channel DMA Intel® FPGA IP for PCI Express Design Example User Guide
ID
683517
Date
2/14/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
3.5.2.5.1. Build and Install Netdev Driver
3.5.2.5.2. Enable VFs if SRIOV is Supported
3.5.2.5.3. Configure the Number of Channels Supported on the Device
3.5.2.5.4. Configure the MTU Value
3.5.2.5.5. Configure the Device Communication
3.5.2.5.6. Configure Transmit Queue Selection Mechanism
3.5.2.5.7. Test Procedure by Using Name Space Environment
3.5.2.5.8. PIO Test
2.1.4. MCDMA R-Tile Design Examples for Endpoint
Design Example | MCDMA Settings | Driver Support | |
---|---|---|---|
User Mode | Interface Type | ||
AVMM DMA | Multi-Channel DMA BAM + MCDMA |
AVMM | Custom |
Device-side Packet Loopback | Multi-Channel DMA BAM + MCDMA |
AVST 1 Port | Custom |
Packet Generate/Check | Multi-Channel DMA BAM + MCDMA |
AVST 1 Port | Custom |
PIO using MQDMA Bypass Mode | Multi-Channel DMA BAM + MCDMA |
AVMM AVST 1 Port |
Custom |
Bursting Master | n/a | Custom |
|
BAM + BAS | n/a | Custom |
|
Traffic Generator/Checker | BAM + BAS | n/a | Custom |
Note: MCDMA R-Tile design example does not support simulation.
Note: MCDMA R-Tile does not support BAM+BAS+MCDMA user mode.