E-Tile Hard IP User Guide: E-Tile Hard IP for Ethernet and E-Tile CPRI PHY Intel® FPGA IPs
A newer version of this document is available. Customers should click here to go to the newest version.
2.10.1.1. Reset Sequence with External AIB Clocking
For details on general reset signals used during the reset, refer to Reset and Reset Signals sections.
Modes | Signals | ||
---|---|---|---|
i_csr_rst_n | i_tx_rst_n | i_rx_rst_n | |
External AIB clock enable — Master Channel |
— 26 | √ | √ |
External AIB clock enable — Slave Channel |
—26 | √ | √ |
External AIB clock disable — Master Channel |
√ 27 | √ | √ |
External AIB clock disable — Slave Channel |
√27 | √ | √ |
Use case example with 10G Master Ethernet channel and three 25G Slave Ethernet channels is shown in the Master-Slave Configuration: Option 3- Dynamic Reconfiguration clock network use case section.
For more information on PMA Analog Reset user cases, refer to the E-tile Transceiver PHY User Guide.
For more information on the dynamic reconfiguration, refer to the Dynamic Reconfiguration Design Example User Guide.