Intel® Quartus® Prime Pro Edition Settings File Reference Manual

ID 683296
Date 10/02/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

SHIFT_REG_TO_RAM_INFERENCE_MIN_OUTPUT_REG_EXCLUDED

Specify minimum number of shift register output layers excluded from being converted into a RAM-based shift register implementation.

Type

Integer

Device Support

  • Intel Agilex® 7
  • Intel® Arria® 10
  • Intel® Cyclone® 10 GX
  • Intel® Stratix® 10

Notes

This assignment supports Fitter wildcards.

Syntax

set_global_assignment -name SHIFT_REG_TO_RAM_INFERENCE_MIN_OUTPUT_REG_EXCLUDED -entity <entity name> <value>
set_instance_assignment -name SHIFT_REG_TO_RAM_INFERENCE_MIN_OUTPUT_REG_EXCLUDED -to <to> -entity <entity name> <value>

Example

set_global_assignment -name SHIFT_REG_TO_RAM_INFERENCE_MIN_OUTPUT_REG_EXCLUDED 3 -to ff_in_shiftreg