25G Ethernet Stratix® 10 Intel® FPGA IP Design Example User Guide
ID
683252
Date
6/20/2024
Public
1. 25G Ethernet Intel® FPGA IP Quick Start Guide
2. 10G/25G Ethernet Single-Channel Design Example for Stratix® 10 Devices
3. 25G Ethernet Single-Channel Design Example for Stratix® 10 Devices
4. 25G Ethernet Multi-Channel Design Example for Intel Stratix 10 Devices
5. 25G Ethernet Intel® FPGA IP Design Example References
6. 25G Ethernet Stratix® 10 Intel® FPGA IP Design Example User Guide Archives
7. Document Revision History for the 25G Ethernet Stratix® 10 Intel® FPGA IP Design Example User Guide
1.1. Directory Structure
1.2. Generating the Design Example
1.3. Simulating the 25G Ethernet Intel® FPGA IP Design Example Testbench
1.4. Compiling and Configuring the Design Example in Hardware
1.5. Changing Target Device in Hardware Design Example
1.6. Testing the 25G Ethernet Intel® FPGA IP Design in Hardware
1.2.1. Design Example Parameters
Parameter | Description |
---|---|
Example Design | Available example designs for the IP parameter settings. |
Example Design Files | The files to generate for the different development phase.
|
Generate File Format | The format of the RTL files for simulation—Verilog. |
Select Board | Supported hardware for design implementation. When you select an Intel FPGA development board, use device 1SX280LU2F50E1VG as the Target Device for design example generation. If this menu is not available, there is no supported board for the options that you select. Stratix® 10 GX Signal Integrity L-Tile (Prod) Development Kit: This option allows you to test the design example on the selected Intel FPGA IP development kit. This option automatically selects the Target Device of 1SX280LU2F50E1VG. If your board revision has a different device grade, you can change the target device. None: This option excludes the hardware aspects for the design example. |