1. Agilex™ 7 Variable Precision DSP Blocks Overview
2. Agilex™ 7 Variable Precision DSP Blocks Architecture
3. Agilex™ 7 Variable Precision DSP Blocks Operational Modes
4. Agilex™ 7 Variable Precision DSP Blocks Design Considerations
5. Native Fixed Point DSP Intel Agilex® FPGA IP Core References
6. Multiply Adder Intel® FPGA IP Core References
7. ALTMULT_COMPLEX Intel® FPGA IP Core References
8. LPM_MULT Intel® FPGA IP Core References
9. LPM_DIVIDE Intel® FPGA IP Core References
10. Native Floating Point DSP Intel Agilex® FPGA IP References
11. Agilex™ 7 Variable Precision DSP Blocks User Guide Archives
12. Document Revision History for the Agilex™ 7 Variable Precision DSP Blocks User Guide
2.1.1. Input Register Bank for Fixed-point Arithmetic
2.1.2. Pipeline Registers for Fixed-point Arithmetic
2.1.3. Pre-adder for Fixed-point Arithmetic
2.1.4. Internal Coefficient for Fixed-point Arithmetic
2.1.5. Multipliers for Fixed-point Arithmetic
2.1.6. Adder or Subtractor for Fixed-point Arithmetic
2.1.7. Accumulator, Chainout Adder, and Preload Constant for Fixed-point Arithmetic
2.1.8. Systolic Register for Fixed-point Arithmetic
2.1.9. Double Accumulation Register for Fixed-point Arithmetic
2.1.10. Output Register Bank for Fixed-point Arithmetic
2.2.1. Input Register Bank for Floating-point Arithmetic
2.2.2. Pipeline Registers for Floating-point Arithmetic
2.2.3. Multipliers for Floating-point Arithmetic
2.2.4. Adder or Subtractor for Floating-point Arithmetic
2.2.5. Output Register Bank for Floating-point Arithmetic
2.2.6. Exception Handling for Floating-point Arithmetic
3.2.2.1. FP16 Supported Precision Formats
3.2.2.2. Sum of Two FP16 Multiplication Mode
3.2.2.3. Sum of Two FP16 Multiplication with FP32 Addition Mode
3.2.2.4. Sum of Two FP16 Multiplication with Accumulation Mode
3.2.2.5. FP16 Vector One Mode
3.2.2.6. FP16 Vector Two Mode
3.2.2.7. FP16 Vector Three Mode
5.1. Native Fixed Point DSP Intel Agilex® FPGA IP Release Information
5.2. Supported Operational Modes
5.3. Maximum Input Data Width for Fixed-point Arithmetic
5.4. Maximum Output Data Width for Fixed-point Arithmetic
5.5. Parameterizing Native Fixed Point DSP IP
5.6. Native Fixed Point DSP Intel Agilex® FPGA IP Signals
5.7. IP Migration
10.1. Native Floating Point DSP Intel Agilex® FPGA IP Release Information
10.2. Native Floating Point DSP Intel Agilex® FPGA IP Core Supported Operational Modes
10.3. Parameterizing the Native Floating Point DSP Intel Agilex® FPGA IP
10.4. Native Floating Point DSP Intel Agilex® FPGA IP Core Signals
10.5. IP Migration
10.4.1. FP32 Multiplication Mode Signals
10.4.2. FP32 Addition or Subtraction Mode Signals
10.4.3. FP32 Multiplication with Addition or Subtraction Mode Signals
10.4.4. FP32 Multiplication with Accumulation Mode Signals
10.4.5. FP32 Vector One and Vector Two Modes Signals
10.4.6. Sum of Two FP16 Multiplication Mode Signals
10.4.7. Sum of Two FP16 Multiplication with FP32 Addition Mode Signals
10.4.8. Sum of Two FP16 Multiplication with Accumulation Mode Signals
10.4.9. FP16 Vector One and Vector Two Modes Signals
10.4.10. FP16 Vector Three Mode Signals
5.5.5. Accumulator/Output Chaining
Parameter | IP Generated Parameter | Value | Default Value | Description |
---|---|---|---|---|
Accumulator | ||||
Enable accumulate port | enable_accumulate | No Yes |
No | Select to enable accumulate port.
Only available for the following operational modes:
|
Enable 'accumulate' input register | accumulate_clken | no_reg ena0 ena1 ena2 |
no_reg | Specify the clock enable signal for accumulate input register.
Only available for the following operational modes:
For more information about clock enable restrictions for input registers, refer to the related information. |
Enable double accumulator | enable_double_accum | No Yes |
No | Select to enable the double accumulator feature.
Only available for the following operational modes:
|
Negate | ||||
Enable 'negate' port | enable_negate | No Yes |
No | Select to enable negate port.
Only available for the following operational modes:
|
Enable 'negate' input register | negate_clken | no_reg ena0 ena1 ena2 |
no_reg | Specify the clock enable signal for negate input register.
Only available for the following operational modes:
For more information about clock enable restrictions for input registers, refer to the related information. |
Loadconst | ||||
Enable 'loadconst' port | enable_loadconst | No Yes |
No | Select to enable loadconst port.
Only available for the following operation modes:
|
Enable 'loadconst' input register | load_const_clken | no_reg ena0 ena1 ena2 |
no_reg | Specify the clock enable signal for loadconst input register.
Only available for the following operation modes:
For more information about clock enable restrictions for input registers, refer to the related information. |
N value of preset constant | load_const_value | 0–63 | 0 | Specify the preset constant value. This value can be 2N where N is the preset constant value.
Only available for the following operation modes:
|
Chainin/Chainout | ||||
Enable chainin port | use_chainadder | No Yes |
No | Select to enable chainin port.
Only available for the following operation modes:
|
Enable chainout port | enable_chainout | No Yes |
No | Select to enable chainout port.
Only available for the following operation modes:
|
Set the chainin and chainout width | chain_inout_width | 0 44 64 |
0 | Specify the width of chainin and chainout buses.
Only available for the following operation modes:
|