A newer version of this document is available. Customers should click here to go to the newest version.
1. Overview
2. Getting Started
3. F-Tile Ethernet Intel® FPGA Hard IP Parameters
4. Functional Description
5. Clocks
6. Resets
7. Interface Overview
8. Configuration Registers
9. Supported Modules and IPs
10. Supported Tools
11. F-Tile Ethernet Intel® FPGA Hard IP User Guide Archives
12. Document Revision History for the F-Tile Ethernet Intel® FPGA Hard IP User Guide
4.4.1. Features
4.4.2. PTP Timestamp Accuracy
4.4.3. PTP Client Flow
4.4.4. RX Virtual Lane Offset Calculation for No FEC Variants
4.4.5. Virtual Lane Order and Offset Values
4.4.6. UI Adjustment
4.4.7. Reference Time Interval
4.4.8. Minimum and Maximum Reference Time (TAM) Interval for UI Measurement (Hardware)
4.4.9. UI Value and PMA Delay
4.4.10. Routing Delay Adjustment for Advanced Timestamp Accuracy Mode
4.4.11. Routing Delay Adjustment for Basic Timestamp Accuracy Mode
5.1. Clock Connections in Single Instance Operation
5.2. Clock Connections in Multiple Instance Operation
5.3. Clock Connections in MAC Asynchronous FIFO Operation
5.4. Clock Connections in PTP-Based Synchronous and Asynchronous Operation
5.5. Clock Connections in Synchronous Ethernet Operation
5.6. Custom Cadence
7.1. Status Interface
7.2. TX MAC Avalon ST Client Interface
7.3. RX MAC Avalon ST Aligned Client Interface
7.4. TX MAC Segmented Client Interface
7.5. RX MAC Segmented Client Interface
7.6. MAC Flow Control Interface
7.7. PCS Mode TX Interface
7.8. PCS Mode RX Interface
7.9. FlexE and OTN Mode TX Interface
7.10. FlexE and OTN Mode RX Interface
7.11. Custom Rate Interface
7.12. 32-bit Soft CWBIN Counters
7.13. Reconfiguration Interfaces
7.14. Precision Time Protocol Interface
7.2.1. TX MAC Avalon ST Client Interface with Disabled Preamble Passthrough
7.2.2. TX MAC Avalon ST Client Interface with Enabled Preamble Passthrough
7.2.3. Using MAC Avalon ST skip_crc Signal to Control Source Address, PAD, and CRC Insertion
7.2.4. Using MAC Avalon ST i_tx_error Signal to Mark Packets Invalid
7.4.1. TX MAC Segmented Client Interface with Disabled Preamble Passthrough
7.4.2. TX MAC Segmented Client Interface with Enabled Preamble Passthrough
7.4.3. Using MAC Segmented skip_crc Signal to Control Source Address, PAD, and CRC Insertion
7.4.4. Using MAC Segmented i_tx_mac_error to Mark Packets Invalid
2.4.1. Generating IP-XACT File
You can generate the IP-XACT information for the F-Tile Ethernet Intel® FPGA Hard IP. This IP-XACT information is included in the <ip_name>.ip file. The generated IP-XACT information includes the register map for your IP. It contains generic information about your IP. The IP variant-specific information such as reset and some register values may vary across the IP variants.
Use the following steps to enable IP-XACT generation in the <ip_name>.ip file:
- In the IP Parameter Editor window, click Generate HDL.
- In the Generation dialog box, select the IP-XACT setting.
- Click Generate.
- Check your <ip_name>.ip file for the IP-XACT information.
Generating IP-XACT Files for Designs with enabled PTP
When you select Enable IEEE 1588 PTP setting in the IP Parameter Editor, the PTP-specific registers information is available as follows:
- PTP-related registers are IP-specific. These registers are available in the F-Tile Ethernet Intel® FPGA Hard IP's generated .ipxact file.
- PTP asymmetry delay registers and P2P delay registers are tile-specific, not IP-specific registers.
In the Generation dialog box, ensure the Create HDL design files for synthesis parameter is set to Verilog or VHDL.
The IP synthesis file directory contains the generated .xml files:- <variant_name>/eth_f_<version>/synth/eth_ptp_adpt_f_p2p_ipxact.xml
- <variant_name>/eth_f_<version>/synth/eth_ptp_adpt_f_asm_ipxact.xml