Article ID: 000100829 Content Type: Error Messages Last Reviewed: 09/12/2025

Why does the Arria® 10 HDMI FPGA IP Design Example polarity inversion setting not affect the generated RTL?

Environment

    Intel® Quartus® Prime Pro Edition
BUILT IN - ARTICLE INTRO SECOND COMPONENT
Description

Due to a problem in the Arria® 10 FPGA HDMI FPGA IP Design Example when using the Quartus® Prime Pro Edition Software version 23.4, the polarity inversion setting for the HDMI RX PHY does not affect the generated RTL.

Resolution

A patch is available to fix this problem for the Quartus® Prime Pro Edition Software version 23.4.
Download and install Patch 0.63 from the appropriate link below.

Step to enable polarity inversion:

  1. Apply patch

  2. Generate design example

  3. Edit ./rtl/ip/nios/intel_hdmi_rx_phy.ip in the IP GUI and set parameters based on user requirement

  4. regenerate the IP by clicking "generate HDL"

  5. Compile the design

  6. Run in the hardware

This problem is fixed beginning with version 25.1 of the Quartus® Prime Pro Edition Software.

Related Products

This article applies to 1 products

Intel® Arria® 10 FPGAs and SoC FPGAs

1