Article ID: 000097615 Content Type: Troubleshooting Last Reviewed: 04/18/2024

System Connectivity Warning: qsys_top.clock_in.out_clk/iopll_0.refclk: iopll_0.refclk requires 125000000Hz, but source has frequency of 50000000Hz

Environment

  • Intel® Quartus® Prime Pro Edition
  • IOPLL Intel® FPGA IP
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT
    Description

    Due to a problem in the Quartus® Prime Pro Edition Software version 23.4, you might see the warning above when viewing the Platform Designer system of the Agilex™ 7 FPGA - Nios® V/m Processor OCM to OCM.

    This is due to the Clock Bridge FPGA IP sourcing only 50MHz to the IOPLL FPGA IP and not the required 125MHz. 

    Resolution

    To work around this problem in the Quartus® Prime Pro Edition Software version 23.4, set the Reference Clock Frequency for IOPLL FPGA IP to 50MHz. 

    This problem is scheduled to be fixed in a future release of the Quartus® Prime Pro Edition Software.​ 

    Related Products

    This article applies to 2 products

    Intel Agilex® 7 FPGAs and SoC FPGAs F-Series
    Intel Agilex® 7 FPGA F-Series Development Kits