Hard Processor System Component Reference Manual: Agilex™ 3 SoCs

ID 851703
Date 11/10/2025
Public
Document Table of Contents

2.9. Configuring the Agilex™ 3 Hard Processor System Component Revision History

Document Version Quartus® Prime Version Changes
2025.11.10 25.3 Added notes about enabling the F2H or F2SDRAM bridges in FPGA to HPS Subordinate and FPGA to SDRAM Subordinate topics.
2025.09.15 25.1.1 Updated the information on MPU L3 Cache Size and the Platform Designer Power Configurations Sub-window figure in the Power Configurations topic.
2025.05.30 25.1 Initial release.