Hard Processor System Technical Reference Manual: Agilex™ 3 SoCs

ID 848530
Date 6/23/2025
Public
Document Table of Contents

5.11.4. Timers System Integration

Each timer includes a slave interface for control and status register (CSR) access, a register block, and a programmable 32‑bit down counter that generates interrupts on reaching zero. The timer operates on a single clock domain driven by the clock manager.
Figure 240. Timers Block Diagram