Hard Processor System Technical Reference Manual: Agilex™ 3 SoCs

ID 848530
Date 10/10/2025
Public
Document Table of Contents

11.6. Bridges Clocks and Resets

This section describes the clocks and resets for the bridges.

Table 321.  Bridges Clocks and Resets
Bridge Reset Clock
H2F hps2fpga_axi_reset hps2fpga_axi_clock
LWH2F lwhps2fpga_axi_reset lwhps2fpga_axi_clock
F2H fpga2hps_reset fpga2hps_clock
F2SDRAM f2sdram_axi_reset f2sdram_axi_clock
Table 322.  Maximum Bridges Clock Frequencies
Performance FPGA-to-HPS Bridge Clock (MHz) HPS-to-FPGA Bridge Clock (MHz) Lightweight HPS-to-FPGA Bridge Clock (MHz) FPGA-to-SDRAM Bridge Clock (MHz)
–6 speed grade 287 400 250 350
–7 speed grade 240 340 250 250